

July 5, 2017 NND-17-0397 10 CFR 52.99(c)(1)

U. S. Nuclear Regulatory Commission Attn: Document Control Desk Washington, DC 20555-0001

- Subject: Virgil C. Summer Nuclear Station (VCSNS) Unit 3 Combined License No. NPF-94 Docket Number 52-028 ITAAC Closure Notification on Completion of ITAAC 2.5.02.14 [Index No. 553]
- Attachments: (1) References (2) CIM Life Cycle Process

The purpose of this letter is to notify the Nuclear Regulatory Commission (NRC) in accordance with 10 CFR 52.99(c)(1) of the completion of Virgil C. Summer Nuclear Station (VCSNS) Unit 3 Inspections, Tests, Analyses, and Acceptance Criteria (ITAAC) Item 2.5.02.14 for verifying the Component Interface Module (CIM) was developed using a planned design process which provides for specific design documentation and reviews. The closure process for this ITAAC is based on the guidance described in NEI 08-01 (Reference 1), which was endorsed by the NRC in Regulatory Guide 1.215.

Virgil C. Summer Nuclear Station previously submitted ITAAC Closure Notification on Completion of VCSNS Unit 3 ITAAC 2.5.02.14 [Index Number 553], NND-17-0087 [ML17051A013], dated February 20, 2017. This resubmittal provides additional details requested by the staff during public meetings and supersedes NND-17-0087 in its entirety.

### **ITAAC Statement**

#### Design Commitment:

14. The Component Interface Module (CIM) is developed using a planned design process which provides for specific design documentation and reviews.

{Design Acceptance Criteria}

#### Inspections, Tests, Analyses:

An inspection and or an audit will be performed of the processes used to design the hardware, development software, qualification and testing.

#### Acceptance Criteria:

A report exists and concludes that CIM meets the below listed life cycle stages.

Life cycle stages:

- a. Design requirements phase, may be referred to as conceptual or project definition phase
- b. System definition phase
- c. Hardware and software development phase, consisting of hardware and software design and implementation
- d. System integration and test phase
- e. Installation phase

#### **ITAAC Determination Basis**

An inspection was performed of the processes used to design, develop, qualify, and test the Component Interface Module (CIM) and the implementing documents to demonstrate that the CIM meets the below listed life cycle stages:

- a. Design requirements phase, may be referred to as conceptual or project definition phase
- b. System definition phase
- c. Hardware and software development phase, consisting of hardware and software design and implementation
- d. System integration and test phase
- e. Installation phase

The methodology used to develop the CIM life cycle process is based on Institute of Electrical and Electronics Engineers (IEEE) Standard 1074-1995 (Reference 2) (as endorsed by Regulatory Guide 1.173, Revision 0, "Developing Software Life Cycle Processes for Digital Computer Software Used in Safety Systems of Nuclear Power Plants"). The CIM life cycle process defines the required plans / procedures needed to develop CIM and inputs and outputs of each phase of development (i.e., life cycle stages).

The life cycle processes were applied to the Component Interface Module (CIM/ Field Programmable Gate Array (FPGA) based), the Safety Remote Node Controller (SRNC / FPGA based) and associated hardware (e.g., Transition Panels) since they are an integral part of the CIM.

NND-17-0397 July 5, 2017 Page 3 of 5

Attachment 2 provides a summary of each phase, the processes used and key outputs resulting from each phase.

During the planning / project definition phase, process plans were developed for each stage of the life cycle, including an Independent Verification and Validation (IV&V) plan using IEEE Standard 1012-1998 (Reference 3). At each phase of the project, an inspection was performed of the applicable phase outputs per the CIM-SRNC IV&V plan to verify that the requirements of each phase have been met. At the completion of CIM development, an IV&V Summary Report was issued showing that CIM-SRNC was developed using the approved processes.

CIM qualification was performed in accordance with the methods described in the VCS Unit 2 & 3 Updated Final Safety Analysis Report, Appendix 3D, "Methodology for Qualifying AP 1000 Safety-Related Electrical and Mechanical Equipment" (Reference 4). Review of equipment qualification documentation concluded that the qualification was completed in accordance with the AP1000 Equipment Qualification Methodology as documented in ITAAC 2.5.02.14: Component Interface Module Design Process Technical Report (Reference 5).

The results of inspection are documented in Reference 5 and conclude that CIM meets the following life cycle stages:

- a. Design requirements phase, may be referred to as conceptual or project definition phase
- b. System definition phase
- c. Hardware and software development phase, consisting of hardware and software design and implementation
- d. System integration and test phase
- e. Installation phase testing

### **ITAAC Finding Review**

In accordance with plant procedures for ITAAC completion, SCE&G performed a review of ITAAC findings pertaining to the subject ITAAC and associated corrective actions. This review found four (4) Notices of Nonconformance (NON) associated with this ITAAC:

- 1. Notice of Nonconformance 99900404/2014-201-01
- 2. Notice of Nonconformance 99900404/2014-201-02
- 3. Notice of Nonconformance 99901404/2011-201-04
- 4. Notice of Nonconformance 99901404/2011-201-05

NND-17-0397 July 5, 2017 Page 4 of 5

The corrective actions for each finding have been completed and each finding is closed. The review is documented in the V.C. Summer Unit 3 ITAAC completion package for ITAAC 2.5.02.14 (Reference 6), which is available for NRC inspection.

#### **ITAAC Completion Statement**

Based on the above information, SCE&G hereby notifies the NRC that ITAAC 2.5.02.14 was performed for VCSNS Unit 3 and that the prescribed acceptance criteria are met.

Systems, structures, and components verified as part of this ITAAC are being maintained in their as-designed, ITAAC compliant condition in accordance with approved plant programs and procedures.

We request NRC staff confirmation of this determination and publication of the required notice in the Federal Register per 10 CFR 52.99(e)(1).

If there are any questions, please contact Ryder Thompson at (803) 941-9812.

Sincerely,

Julh:

April R. Rice Manager Nuclear Licensing New Nuclear Deployment

NND-17-0397 July 5, 2017 Page 5 of 5

CC. **Document Control Desk** William Jones- NRC Tomy Nazario – Senior Resident Patrick Heher - NRC Thomas R. Fredette – NRC Billy Gleaves – NRC James Reece – NRC Michael Ernstes – NRC Marion Cherry – Santee Cooper Stephen A. Byrne – SCE&G Jeffrey B. Archie – SCE&G Ronald A. Jones - SCE&G Alan Torres - SCE&G Ryder Thompson – SCE&G Nick Kellenberger – SCE&G April Rice – SCE&G Justin Bouknight – SCE&G Alvis J. Bynum – SCE&G Kyle Young – SCE&G Cynthia Lanier - SCE&G Kathryn M. Sutton – Morgan Lewis Carl Churchman – Westinghouse William Macecevic – Westinghouse Brian McIntyre – Westinghouse Curtis Castell - WECTEC Chuck Baucom – WECTEC Peter Leroy – WECTEC vcsummeremail@westinghouse.com vcsummer2&3project@westinghouse.com DCRM-EDMS@SCANA.COM

#### Attachment 1

### References (available for NRC inspection):

- 1. NEI 08-01, "Industry Guideline for the ITAAC Closure Process Under 10 CFR Part 52."
- 2. IEEE Std. 1074-1995, "IEEE Standard for Developing Software Life Cycle Processes"
- 3. IEEE Std. 1012-1998, "IEEE Standard for Software Verification and Validation"
- 4. V.C. Summer Unit 2 & 3 Updated Final Safety Analysis Report, Appendix 3D, "Methodology for Qualifying AP1000 Safety-Related Electrical and Mechanical Equipment"
- 5. APP-GW-GLR-611, "ITAAC 2.5.02.14: Component Interface Module Design Process Technical Report"
- 6. ITAAC 2.5.02.14 Completion Package

# Attachment 2

# CIM Life Cycle Process

| Acceptance<br>Criteria             | Phase Description                                                                                                                                                                          | Process Followed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Phase Result                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a. Design<br>requirements<br>phase | During the concept portion of<br>the design requirements<br>phase, the project<br>requirements of the CIM<br>subsystem (CIM and Safety<br>Remote Node Controller<br>[SRNC]) are developed. | <ul> <li>Strategy and Concept Exploration:</li> <li>Defining overall project strategy,<br/>schedule, milestones, assurance<br/>requirements and verification<br/>strategy</li> <li>Exploring conceptual approaches to<br/>new CIM/SRNC design.<br/>Considerations include budgetary<br/>data and life cycle constraints and<br/>benefits</li> <li>Design Reviews:</li> <li>Reviewing and providing feedback<br/>on project requirements documents</li> </ul>                                                                                               | <ul> <li>CIM-SRNC<br/>Development Project<br/>Plan</li> <li>SRNC Requirements<br/>Specification</li> <li>CIM Logic Specification</li> <li>CIM Hardware<br/>Requirements<br/>Specification</li> <li>Acronyms:<br/>CIM: Component Interface<br/>Module<br/>SRNC: Safety Remote</li> <li>Node Controller</li> </ul>                                                                                      |
|                                    | During the planning portion of<br>the design requirements<br>phase, planning documents<br>created.                                                                                         | <ul> <li>CIM-SRNC Project Plan:</li> <li>Establishes a high level description<br/>of project, identifies key personnel<br/>and project deliverables, identifies<br/>Standards and regulatory<br/>requirements, and establishes<br/>controls for supplier control and<br/>software development</li> <li>CIM-SRNC Requirements</li> <li>Specifications:</li> <li>Identifies hardware and functional<br/>requirements for the CIM and SRNC</li> <li>CIM Logic Specification:</li> <li>Identifies the functional logic<br/>requirements for the CIM</li> </ul> | <ul> <li>CIM-SRNC Software<br/>Program Manual</li> <li>CIM-SRNC<br/>Management Plan</li> <li>CIM-SRNC Quality<br/>Assurance Plan</li> <li>CIM-SRNC Independent<br/>Verification and<br/>Validation (IV&amp;V) Plan</li> <li>CIM-SRNC<br/>Configuration<br/>Management Plan</li> <li>CIM-SRNC Test Plan</li> <li>CIM-SRNC Field<br/>Programmable Gate<br/>Array (FPGA)<br/>Development Plan</li> </ul> |

#### Attachment 2 NND-17-0397 Page 2 of 3

| Acceptance<br>Criteria                              | Phase Description                                                                                                                                                                              | Process Followed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Phase Result                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b. System<br>definition phase                       | During the system definition<br>phase, the software and<br>hardware requirements are<br>developed.                                                                                             | <ul> <li>CIM-SRNC FPGA Development Plan:</li> <li>Guides the development and<br/>documentation of software<br/>requirements</li> <li>CIM-SRNC FPGA Development<br/>Procedure:</li> <li>FPGA requirements are derived<br/>from higher-level requirements</li> <li>CIM-SRNC IV&amp;V Plan:</li> <li>Independently reviews software<br/>requirements documents by the<br/>IV&amp;V team</li> </ul>                                                                                                                                                                               | <ul> <li>CIM and SRNC FPGA<br/>Requirements<br/>Specifications</li> <li>CIM and SRNC<br/>Requirements<br/>Traceability Matrices</li> <li>CIM-SRNC Software<br/>Hazards Analysis Report</li> <li>CIM and SRNC<br/>Reliability Analyses</li> <li>CIM-SRNC IV&amp;V Phase<br/>Summary Report</li> </ul> |
| c. Hardware<br>and software<br>development<br>phase | During the design portion of<br>the hardware and software<br>development phase, the<br>software and hardware design<br>documentation describing<br>architecture and interface is<br>generated. | <ul> <li>CIM-SRNC FPGA Development Plan:</li> <li>Controls the design of the CIM and<br/>SRNC software</li> <li>CIM-SRNC Configuration Management<br/>Plan:</li> <li>Guides the production of CIM and<br/>SRNC FPGA designs and design<br/>documents</li> <li>CIM-SRNC IV&amp;V Plan</li> <li>Describes the techniques,<br/>procedures, and methodologies<br/>used to provide IV&amp;V for the CIM-<br/>SRNC development</li> </ul>                                                                                                                                           | <ul> <li>CIM and SRNC FPGA<br/>Software Design<br/>Descriptions</li> <li>CIM-SRNC IV&amp;V Phase<br/>Summary Report</li> </ul>                                                                                                                                                                       |
|                                                     | During the implementation<br>portion of the hardware and<br>software development phase,<br>software is developed and<br>hardware is manufactured.                                              | <ul> <li>CIM-SRNC Design Tools:</li> <li>Describes the tools approved for<br/>use in developing the software<br/>designs</li> <li>CIM-SRNC Test Plan:</li> <li>Controls the process of verifying the<br/>CIM and SRNC designs meet<br/>functional requirements</li> <li>CIM-SRNC Management Plan:</li> <li>Guides the production of CIM and<br/>SRNC hardware designs and<br/>design documents</li> <li>CIM-SRNC IV&amp;V Plan</li> <li>Describes the techniques,<br/>procedures, and methodologies<br/>used to provide IV&amp;V for the CIM-<br/>SRNC development</li> </ul> | <ul> <li>FPGA Code Binary Files</li> <li>CIM-SRNC Software<br/>Hazard Analysis Report</li> <li>CIM and SRNC<br/>Reliability Analyses</li> <li>CIM-SRNC Hardware<br/>Drawings</li> <li>CIM and SRNC<br/>Components</li> </ul>                                                                         |

## Attachment 2 NND-17-0397 Page 3 of 3

| Acceptance<br>Criteria                     | Phase Description                                                                                                                                                      | Process Followed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Phase Result                                                                                                                                                                     |
|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| d. System<br>integration and<br>test phase | During the system integration<br>phase, both the software and<br>hardware are integrated and<br>tested.                                                                | <ul> <li>CIM and SRNC FPGA Build<br/>Procedures: <ul> <li>Controls the process of converting<br/>software into gate logic and flashing<br/>that logic to the target FPGAs</li> </ul> </li> <li>CIM-SRNC Test Plan: <ul> <li>Controls engineering testing used to<br/>verify functionality and function<br/>requirements</li> </ul> </li> <li>CIM-SRNC Subsystem Test Procedure: <ul> <li>Controls the validation testing of the<br/>FPGA Logic</li> </ul> </li> <li>CIM-SRNC IV&amp;V Plan <ul> <li>Describes the techniques,<br/>procedures, and methodologies<br/>used to provide IV&amp;V for the CIM-<br/>SRNC development.</li> </ul> </li> </ul> | <ul> <li>CIM-SRNC IV&amp;V<br/>Simulation Environment<br/>Test Report</li> <li>CIM-SRNC Subsystem<br/>Test Report</li> <li>CIM-SRNC IV&amp;V Phase<br/>Summary Report</li> </ul> |
| e. Installation<br>phase                   | During the installation phase,<br>the Field Programmable Gate<br>Array (FPGA) design are<br>installed into the hardware and<br>verified through production<br>testing. | <ul> <li>FPGA Logic Loading Procedures:</li> <li>Controls the installation of the<br/>FPGAs into the Printed Circuit<br/>Board Assemblies</li> <li>Final Acceptance Testing Procedures:</li> <li>Controls the validation testing for<br/>the full CIM and SRNC assemblies</li> <li>CIM-SRNC IV&amp;V Plan</li> <li>Describes the techniques,<br/>procedures, and methodologies<br/>used to provide IV&amp;V for the CIM-<br/>SRNC development</li> </ul>                                                                                                                                                                                               | <ul> <li>Manufacturing Records<br/>for chip flashing, testing,<br/>inspections, etc.</li> <li>CIM-SRNC IV&amp;V Phase<br/>Summary Report</li> </ul>                              |